Multicore Systems On-Chip: Practical Software/Hardware Design

Nonfiction, Computers, Advanced Computing, Engineering, Computer Architecture, Computer Hardware, Input-Output Equipment, General Computing
Cover of the book Multicore Systems On-Chip: Practical Software/Hardware Design by Abderazek Ben Abdallah, Atlantis Press
View on Amazon View on AbeBooks View on Kobo View on B.Depository View on eBay View on Walmart
Author: Abderazek Ben Abdallah ISBN: 9789491216923
Publisher: Atlantis Press Publication: July 20, 2013
Imprint: Atlantis Press Language: English
Author: Abderazek Ben Abdallah
ISBN: 9789491216923
Publisher: Atlantis Press
Publication: July 20, 2013
Imprint: Atlantis Press
Language: English

System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing. The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device’s functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.

View on Amazon View on AbeBooks View on Kobo View on B.Depository View on eBay View on Walmart

System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing. The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device’s functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores – especially heterogeneous cores – is very difficult.

More books from Atlantis Press

Cover of the book Mathematical Models for Poroelastic Flows by Abderazek Ben Abdallah
Cover of the book Compressed Data Structures for Strings by Abderazek Ben Abdallah
Cover of the book Stranded in New York by Abderazek Ben Abdallah
Cover of the book The Atomic World Spooky? It Ain't Necessarily So! by Abderazek Ben Abdallah
Cover of the book Proceedings of the 22nd International Conference on Industrial Engineering and Engineering Management 2015 by Abderazek Ben Abdallah
Cover of the book Normal and Student´s t Distributions and Their Applications by Abderazek Ben Abdallah
Cover of the book Extreme Value Distributions by Abderazek Ben Abdallah
Cover of the book Economic Dynamics of All Members of the United Nations by Abderazek Ben Abdallah
Cover of the book Engineering General Intelligence, Part 1 by Abderazek Ben Abdallah
Cover of the book State-Dependent Impulses by Abderazek Ben Abdallah
Cover of the book Records via Probability Theory by Abderazek Ben Abdallah
Cover of the book Managing Digital Enterprise by Abderazek Ben Abdallah
Cover of the book Proceedings of the 6th International Asia Conference on Industrial Engineering and Management Innovation by Abderazek Ben Abdallah
Cover of the book Principles of Mathematical Economics II by Abderazek Ben Abdallah
Cover of the book Ordered Random Variables: Theory and Applications by Abderazek Ben Abdallah
We use our own "cookies" and third party cookies to improve services and to see statistical information. By using this website, you agree to our Privacy Policy